# GANDHI INSTITUTE OF TECHNOLOGY AND MANAGEMENT (GITAM)

(Deemed to be University) (Estd. u/s 3 of the UGC Act, 1956)

VISAKHAPATNAM \* HYDERABAD \* BENGALURU

NAAC accredited with 'A+' Grade



# **REGULATIONS & SYLLABUS**

# OF

# M.Tech. in Electronics Design & Technology

(in collaboration with CDAC, Hyderabad)

(w.e.f. 2018-19 admitted batch)

GITAM Committed to Excellence

# M.Tech. in Electronics Design & Technology

### (in collaboration with CDAC, Hyderabad)

# **REGULATIONS** (w.e.f. 2018-19 admitted batch)

# 1. ADMISSION

1.1. Admission into M.Tech. in Electronics Design & Technology (a collaborative program of GITAM and CDAC Hyderabad) is governed by GITAM admission regulations.

# 2. ELIGIBILITY CRITERIA & ADMISSION PROCEDURE

2.1. First class or equivalent grade in the qualifying examination from recognized university with a minimum of 60% aggregate marks and rank obtained in GAT (PG).

Qualifying Examination: B.E./B.Tech/AMIE in ECE / EEE / EIE or its equivalent

- 2.2. Admissions into this M.Tech. programme would be on All-India basis through
  - 2.2.1. Score obtained in GAT (PG), if conducted.
  - 2.2.2. Performance in Qualifying Examination / Interview.
- 2.3. The actual weightage to be given to the above items will be decided by the authorities before the commencement of the academic year. Candidates with valid GATE score shall be exempted from appearing for GAT (PG).

# 3. CHOICE BASED CREDIT SYSTEM

3.1. Choice Based Credit System (CBCS) is introduced with effect from the admitted Batch of 2018-19 based on UGC guidelines.

# 4. STRUCTURE OF THE PROGRAM

4.1. The Program Consists of

- 4.1.1. Core Courses (compulsory) which give general exposure to a Student in Electronics Design and Technology and subject related area\*.
- 4.1.2. Programme Electives\*
- 4.1.3. Project Work \*\*

\* Students shall complete Core courses and Program Electives offered by GITAM (Visakhapatnam/Hyderabad Campus) in the First and Second semesters

\*\* Student shall carry out Project work at CDAC, Hyderabad during the third and fourth Semesters. During the duration of the project work, each student shall have a main guide at C-DAC, Hyderabad and a co-guide at GITAM

- 4.2. Each course is assigned a certain number of credits depending upon the number of contact hours (lectures/tutorials/practical) per week.
- 4.3. In general, credits are assigned to the courses based on the following contact hours per week per semester.
  - One credit for each Lecture / Tutorial hour per week.
  - One credit for two hours of Practicals per week.
  - Two credits for three (or more) hours of Practicals per week.

# 5. MEDIUM OF INSTRUCTION

The medium of instruction (including examinations and project reports) shall be English.

# 6. REGISTRATION

Every student has to register himself/herself for each semester individually at the time specified by the Institute / University.

# 7. ATTENDANCE REQUIREMENTS

- 7.1. A student whose attendance is less than 75% in all the courses put together in any semester will not be permitted to attend the end- semester examination and he/she will not be allowed to register for subsequent semester of study. He/she has to repeat the semester along with his / her juniors.
- 7.2. However, the Vice Chancellor on the recommendation of the Principal / Director of the Institute/School may condone the shortage of attendance to the students whose attendance is between 66% and74% on genuine grounds and on payment of prescribed fee.

# 8. EVALUATION

- 8.1. The assessment of the student's performance in a Theory course shall be based on two components: Continuous Evaluation (40marks) and Semester-end examination (60 marks).
- 8.2. A student has to secure an aggregate of 40% in the course in the two components put together to be declared to have passed the course, subject to the condition that the candidate must have secured a minimum of 24 marks (i.e. 40%) in the theory component at the semester-end examination.
- 8.3. For courses of I & II semester involving both Lecture and Practical component, evaluation shall be carried out with 20M (based on mid examination) + 20M (based on continuous lab evaluation) + 60M (based on end semester examination).
- 8.4. During the 2<sup>nd</sup> Year Project work, evaluation shall be carried out by C-DAC, Hyderabad
- 8.5. Practical/ Project Work/ Industrial Training/ Viva voce/ Seminar etc. course are completely assessed under Continuous Evaluation for a maximum of 100 marks, and a student has to obtain a minimum of 40% to secure Pass Grade. Details of Assessment Procedure are furnished below in Table 1.

| S.No. | Component of<br>Assessment                               | Marks<br>Allotted | Type of<br>Assessment           | Scheme of Evaluation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|----------------------------------------------------------|-------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Theory                                                   | 40                | Continuous<br>Evaluation        | <ul> <li>i. Thirty (30) marks for mid Semester<br/>examinations. Three mid examinations shall be<br/>conducted for 15 marks each; performance in<br/>best two shall be taken into consideration.</li> <li>ii. Ten (10) marks for Quizzes, Assignments and<br/>Presentations.</li> </ul>                                                                                                                                                                                                                                                                   |
|       |                                                          | 60                | Semester-<br>end<br>Examination | i. Sixty (60) marks for Semester-end examinations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | Total                                                    | 100               |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2     | Practicals                                               | 100               | Continuous<br>Evaluation        | <ul> <li>i. Fifty (50) marks for regularity and performance, records and oral presentations in the laboratory. Weightage for each component shall be announced at the beginning of the Semester.</li> <li>ii. Ten (10) marks for case studies.</li> <li>iii. Forty (40) marks for two tests of 20 marks each (one at the mid-term and the other towards the end of the Semester) conducted by the concerned lab Teacher.</li> </ul>                                                                                                                       |
| 3     | Courses involving<br>Theory and<br>Practical Sessions    | 20                | Continuous<br>Evaluation        | i. Twenty (20) marks for mid Semester<br>examinations. Three mid examinations shall<br>be conducted for 10 marks each; performance<br>in best two shall be taken into consideration.                                                                                                                                                                                                                                                                                                                                                                      |
|       |                                                          | 20                | Continuous<br>Evaluation        | ii. Twenty (20) marks for lab performance,<br>record, regularity, case studies and end<br>examination in the practical sessions                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       |                                                          | 60                | Semester-<br>end<br>Examination | iii. Sixty (60) marks for Semester-end<br>examinations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | Total                                                    | 100               |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4     | Technical Seminar<br>(Semester II)                       | 100               | Continuous<br>Evaluation        | <ul> <li>i. Based on 2 Technical presentations (for 40 marks each) in the presence of a panel of examiners. These presentations shall include survey of a chosen technical topic (in the areas of Electronic Design and Packaging), simulation studies/implementation work and comparisons with related works.</li> <li>ii. Twenty (20) marks for attendance</li> </ul>                                                                                                                                                                                   |
| 5     | Project work and<br>Seminar<br>(Semesters III and<br>IV) | 100               | Continuous<br>Evaluation        | <ul> <li>Evaluation of Project work is entirely carried out by CDAC, Hyderabad under the following guidelines:</li> <li>i. Forty (40) marks for periodic evaluation on originality, innovation, sincerity and progress of the work, assessed by the Project Supervisors.</li> <li>ii. Thirty (30) marks for mid-term evaluation for defending the Project, before a panel of examiners at CDAC, Hyderabad</li> <li>iii. Thirty (30) marks for final Report presentation and Viva-voce, by a panel of examiners<sup>#</sup> at C-DAC, Hyderabad</li> </ul> |

# TABLE 1: ASSESSMENT PROCEDURE

<sup>#</sup>Panel of Examiners shall be appointed by the concerned Head at CDAC Hyderabad

# 9. REAPPEARANCE

- 9.1. A student who has secured 'F' grade in a Theory course shall have to reappear at the subsequent Semester end examination held for that course.
- 9.2. A student who has secured 'F' grade in a Practical course shall have to attend Special Instruction Classes held during summer.
- 9.3. A student who has secured 'F' Grade in Project work / Industrial Training etc shall have to improve his/her report and reappear for Viva voce at the time of Special Examination to be conducted in the summer vacation.

# **10. SPECIAL EXAMINATION**

A student who has completed his/her period of study and still has "F" grade in a maximum of three theory courses is eligible to appear for Special Examination normally held during summer vacation.

# **11. BETTERMENT OF GRADES**

A student who has secured only a Pass or Second class and desires to improve his/her Class can appear for Betterment Examination sonly in Theory courses of any Semester of his/her choice, conducted in Summer Vacation along with the Special Examinations. Betterment of Grades is permitted 'only once' immediately after completion of the program of study.

# **12. GRADING SYSTEM**

Based on the student performance during a given semester, a final letter grade will be awarded at the end of the semester in each course. The letter grades and the corresponding grade points are as given in Table 2.

| S.No. | Grade             | Grade Points | Absolute Marks |
|-------|-------------------|--------------|----------------|
| 1     | O (outstanding)   | 10           | 90 and above   |
| 2     | A+ (Excellent)    | 9            | 80 to 89       |
| 3     | A (Very Good)     | 8            | 70 to 79       |
| 4     | B+ (Good)         | 7            | 60 to 69       |
| 5     | B (Above Average) | 6            | 50 to 59       |
| 6     | C (Average)       | 5            | 45 to 49       |
| 7     | P (Pass)          | 4            | 40 to 44       |
| 8     | F (Fail)          | 0            | Less than 40   |
| 9     | Ab. (Absent)      | 0            | -              |

**Table 2: Grades & Grade Points** 

A student who earns a minimum of four grade points (P grade) in a course is declared to have successfully completed the course, subject to securing an average GPA (average of all GPAs in all the semesters/Trimesters) of 5 at the end of the Program to declare pass in the program. Candidates who could not secure an average GPA of 5 at the end of the program shall be permitted to reappear for a course(s) of their choice to secure the same.

# **13. GRADE POINT AVERAGE**

A Grade Point Average (GPA) for the semester will be calculated according to the formula:

$$GPA = \frac{\sum_{i} C_{i} G_{i}}{\sum_{i} G_{i}}$$

Where

 $C_i$  = number of credits obtained for the ith course

 $G_i$  = number of grade points obtained for the ith course

To arrive at Cumulative Grade Point Average (CGPA), a similar formula is used considering the student's performance in all the courses taken, in all the semesters up to the particular point of time.

CGPA required for classification of class after the successful completion of the program is shown in Table 3.

| Class                        | CGPA Required |
|------------------------------|---------------|
| First Class with Distinction | ≥ 8.0 *       |
| First Class                  | $\geq$ 6.5    |
| Second Class                 | ≥ 5.5         |
| Pass Class                   | $\geq$ 5.0    |

Table 3: CGPA required for award of Class

\*In addition to the required CGPA of 8.0 or more, the student must have necessarily passed all the courses of every semester in first attempt.

# 14. ELIGIBILITY FOR AWARD OF THE M.Tech. DEGREE

- 14.1. Duration of the program: A student is ordinarily expected to complete the M.Tech. programme in four semesters of two years. However a student may complete the program in not more than four years including study period.
- 14.2. However the above regulation may be relaxed by the Vice Chancellor in individual cases for cogent and sufficient reasons.
- 14.3. A student shall be eligible for award of the M.Tech. Degree if he / she fulfills all the following conditions.
  - a) Registered and successfully completed all the courses and projects.
  - b) Successfully acquired the minimum required credits as specified in the curriculum corresponding to the branch of his/her study within the stipulated time.
  - c) Has no dues to the Institute, hostels, Libraries, NCC /NSS etc, and
  - d) No disciplinary action is pending against him / her.

# **15. DISCRETIONARY POWER**

Not withstanding anything contained in the above sections, the Vice Chancellor may review all exceptional cases, and give his decision, which will be final and binding.

# M.Tech. in Electronics Design & Technology (in collaboration with CDAC, Hyderabad)

# **Department of Electronic and Communication Engineering** Effective from academic year 2018-2019 admitted batch

| Seme     | ster I         | v                                                           |          |   |   |   |    |
|----------|----------------|-------------------------------------------------------------|----------|---|---|---|----|
| S.<br>No | Course<br>Code | Course Title                                                | Category | L | Т | Р | С  |
| 1        | EDT701         | Applied Maths for Manufacturing and Design                  | CE       | 3 | 1 | 2 | 5  |
| 2        | EDT703         | Analysis and Design of Analog<br>Integrated Circuits        | CE       | 3 | 1 | 0 | 4  |
| 3        | EDT705         | Advanced Digital System Design                              | CE       | 3 | 0 | 3 | 5  |
| 4        | EDT707         | Electromagnetic Interference and<br>Compatibility in System | CE       | 3 | 1 | 0 | 4  |
| 5        | EDT709         | Advanced Embedded Systems Design                            | CE       | 3 | 0 | 3 | 5  |
| 6        | EDTXXX         | Program Elective – I                                        | PE       | 3 | 0 | 3 | 5  |
| 7        | EDT721         | Electronics Design Lab                                      | CE       | 0 | 0 | 4 | 2  |
| 8        | EDT723         | Analog Circuit Design Lab                                   | CE       | 0 | 0 | 4 | 2  |
|          |                |                                                             |          |   |   |   | 32 |

# Semester II

| S.<br>No | Course<br>Code | Course Title                                   | Category | L | Т | Р | С  |
|----------|----------------|------------------------------------------------|----------|---|---|---|----|
| 1        | EDT702         | Industrial Design of Electronic Products       | CE       | 3 | 0 | 3 | 5  |
| 2        | EDT704         | MEMS and Applications                          | CE       | 3 | 0 | 0 | 3  |
| 3        | EDT706         | Design for Quality and Reliability             | CE       | 3 | 0 | 0 | 3  |
| 4        | EDT7XX         | Program Elective –II                           | PE       | 3 | 1 | 0 | 4  |
| 5        | EDT7XX         | Program Elective – III                         | PE       | 3 | 1 | 0 | 4  |
| 6        | EDT722         | Product Design Practice and Prototyping<br>Lab | CE       | 0 | 0 | 4 | 2  |
| 7        | EDT792         | Technical Seminar                              | CE       | 0 | 0 | 1 | 1  |
|          |                |                                                |          |   |   |   | 22 |

# Semester III

| S.<br>No | Course<br>Code | Course Title               | Category | L | Т | Р | С |
|----------|----------------|----------------------------|----------|---|---|---|---|
| 1        | EDT891         | Project Work and Seminar I | PW       | 0 | 0 | 0 | 8 |
|          |                |                            |          |   |   |   | 8 |

# **Semester IV**

| S.<br>No | Course<br>Code | Course Title                | Category | L | Т | Р | С  |
|----------|----------------|-----------------------------|----------|---|---|---|----|
| 1        | EDT892         | Project Work and Seminar II | PW       | 0 | 0 | 0 | 12 |
|          |                |                             |          |   |   |   | 12 |

# **Number of Credits**

| Semester | Ι  | II | III | IV | Total |
|----------|----|----|-----|----|-------|
| Credits  | 32 | 22 | 8   | 12 | 74    |

# **Programme Elective I (Choose any ONE)**

| S. No | <b>Course Code</b> | Course Title                                 | Category | L | Т | Р | С |
|-------|--------------------|----------------------------------------------|----------|---|---|---|---|
| 1     | EDT741             | Design of Low Power Circuits                 | PE       | 3 | 0 | 3 | 5 |
| 2     | EDT743             | Semiconductor Device Modeling and Simulation | PE       | 3 | 0 | 3 | 5 |
| 3     | EDT745             | RF Systems Design                            | PE       | 3 | 0 | 3 | 5 |

# Programme Electives II & III (Choose any TWO)

| S. No | <b>Course Code</b> | Course Title                       | Category | L | Т | Р | С |
|-------|--------------------|------------------------------------|----------|---|---|---|---|
| 1     | EDT742             | IC Manufacturing                   | PE       | 3 | 1 | 0 | 4 |
| 2     | EDT744             | Advanced Digital Signal Processing | PE       | 3 | 1 | 0 | 4 |
| 3     | EDT746             | Mixed Signal Design                | PE       | 3 | 1 | 0 | 4 |
| 4     | EDT748             | Manufacturing Engineering          | PE       | 3 | 1 | 0 | 4 |

### EDT701: APPLIED MATHS FOR MANUFACTURING AND DESIGN

# Module I

Linear Programming: Introduction – formulation of the problem – graphical method – canonical form and standard forms of L.P.P - simplex method - artificial variable techniques - Big-M method – two phase simplex method. Duality principle – dual simplex method. Transportation model and algorithm, assignment model and Hungarian technique of solution, unbalanced assignment models, maximization case in transportation and assignment method. Problem solving using CPLEX

# **Module II**

Non Linear Programming & Integer programming: Non Linear Programming: techniques. Direct optimization search methods. Descent Unconstrained methods. constrained optimization. Formulation of Integer Programming problems, Gomory's cutting plane methods, Branch and Bound Techniques. Problem solving using CPLEX

# **Module III**

Dynamic Programming: Characteristics of Dynamic Programming, Bellman's principle of optimality, Concepts of dynamic programming, tabular method of solution.

# Module IV

Genetic Algorithm: Introduction to Genetic Algorithm (GA), working principle, coding of variables, fitness function. GA operators; Similarities and differences between GA and traditional methods; Unconstrained and constrained optimization using GAs. Problem solving using CPLEX/MATLAB

# Module V

Queuing Models: Poisson Process - Markovian queues - Single and Multi Server Models -Little's formula - Machine Interference Model - Steady State analysis - Self Service queue. Problem solving using MATLAB

# **Text Books**

- 1. Taha, H.A., "Operations Research: An Introduction", Pearson Education, New Delhi, 2012.
- 2. M. Mitchell, "An Introduction to Genetic Algorithms", Prentice Hall of India, 1998.

# References

- 1. D. Gross and C.M. Harris, "Fundamentals of Queueing Theory", Wiley Student edition, 2004.
- 2. S.S. Rao, "Engineering Optimization: Theory and practice", New Age International, New Delhi, 2000.
- 3. Trivedi K.S., "Probability and Statistics with Reliability Queuing and Computer Applications", Prentice Hall, New Delhi, 2003.
- 4. A.E. Eiben and J.E. Smith, "Introduction to Evolutionary Computing", Springer-Verlag,2007.
- 5. P. Mazumdar, E. Rudnick, "Genetic Algorithms for VLSI Design, Layout and Test Automation", Pearson, 2007.
- 6. K. Deb, "Optimization for Engineering Design Algorithms and Examples", Prentice Hall of India, 2012.

# **10 Hours**

LTPC 3 1 2 5

8 Hours

6 Hours

# **12 Hours**

# EDT703: ANALYSIS AND DESIGN OF ANALOG INTEGRATED CIRCUITS

### LTPC 3 1 0 4

# Module I

Integrated Circuit Active Devices-Modeling: MOS transistors--large signal behavior of MOSFET - small signal model of the MOS transistors- short channel effects in MOS transistors weak inversion in MOS transistors- substrate current flow in MOS transistor, Channel Length Modulation, Body Effect, DIBL, GIDL, Subthreshold conduction, CMOS Inverters, Voltage transfer Characteristics of CMOS inverter.

# Module II

Current Mirrors and Single Stage Amplifiers: Simple CMOS Current Mirror, Common-Source Amplifier, Source-Follower or Common-Drain Amplifier, Common-Gate Amplifier, Source-Degenerated, Cascode, Wilson Current Mirrors, Bipolar current Mirrors, MOS Differential Pair, Frequency Response, Band gap Reference circuits.

# Module III

Noise Analysis and Operational Amplifiers: Noise- Time domain and frequency domain elements. Operational Amplifiers- Performance Noise models for circuit analysis. parameters, one stage and two stage operational amplifiers, Feedback and opamp compensation, Slew rate, Power supply rejection, Op-amp Noise.

# Module IV

Advanced Current Mirrors and OP-AMPS: Advanced current mirrors, Folded cascodeopamp, current mirror opamp, Fully differential op- amp, Common mode feedback circuits, Current feedback op-amps.

# Module V

Applications of OP-AMPS: Comparators, Charge injection errors, latched comparators, CMOS and BiCMOS comparators, Sample and Hold circuits, CMOS sample and hold circuits, Bipolar and BiCMOS sample and hold circuit, Switched capacitor circuits, First order filters, Biquad filters, Switched capacitor gain circuits, Continuous time filters, Gm-C filters, Bipolar, CMOS and BiCMOS Transconductors.

# **Text Books:**

- 1. David A. Johns and Ken Martin, "Analog Integrated Circuit Design", 2<sup>nd</sup>edition, Oxford University Press, 2010.
- 1. Behzad Razavi, "Design of Analog CMOS Integrated Circuit" Tata-Mc GrawHill, 2002.
- 2. Jan Rabaey, "Low power Design Essentials" Springer Edition- 2009.

# **References:**

- 1. Phillip E.Allen Douglas R. Hollberg, "CMOS Analog Circuit Design", Second Edition, Oxford University Press-2003.
- 2. Gray, Meyer, Lewis, Hurst, "Analysis and design of Analog IC's", Fourth Edition, Willey India Private Limited, 2008.

# 9 Hours

9 Hours

9 Hours

9 Hours

# EDT705: ADVANCED DIGITAL SYSTEM DESIGN

# Module I

Combinational Logic Design: Combinational-Circuit Analysis, Combinational-Circuit Synthesis, Programmed Minimization Methods, Timing Hazards, Circuit Timing, Decoders, Encoders, Three-State Devices, Multiplexers, Exclusive-OR Gates and Parity Circuits, Comparators, Adders, Subtractors, ALUs, Combinational Multipliers

# **Module II**

Sequential Logic Design: Bistable Elements, Latches and Flip-Flops, Counters, Shift Registers, Clocked Synchronous State- Machine Analysis and Design, Designing State Machines Using State Diagrams, State-Machine Synthesis Using Transition Lists, State-Machine Design Example, Decomposing State Machines, Feedback Sequential Circuits, Feedback Sequential-Circuit Design

# **Module III**

Verilog HDL: Overview of Digital Design with Verilog HDL, Hierarchical Modeling Concepts, Basic Concepts, Modules and Ports, Gate Level Modeling, Dataflow Modeling, Behavioral Modeling, Tasks and Functions, Useful Modeling Techniques, Timing and Delays, User Defined Primitives, Logic Synthesis with Verilog HDL, Test benches for verification of HDL models

# Module IV

Data paths and Control Units: Designing Dedicated Data paths, Using Dedicated Data paths, Examples of Dedicated Data paths, General Data paths, Using General Data paths, A More Complex General Data path, Timing Issues, Constructing the Control Unit, Examples, Generating Status Signals, Timing Issues, Standalone Controllers: Rotating Lights and PS/2 Keyboard Controller, ASM Charts and State Action Tables Suggested activities: Dedicated Microprocessor and General-Purpose Microprocessor Design

# Module V

Memory, CPLDs, FPGAs and ASICs Read-Only Memory, Read/Write Memory, Static RAM, Dynamic RAM, Complex Programmable Logic Devices, Field-Programmable Gate Arrays, Types of ASICs, ASIC Design flow, Economics of ASICs

# **Text Books**

- 1. John F. Wakerly, "Digital Design: Principles and Practices", 4th edition, Pearson, 2008
- 2. Charles Roth, Lizy Kurian John, Digital System Design with Verilog, Cengage Learning, 2015.
- 3. Samir Palnitkar, "Verilog HDL: A Guide to Digital Design and Synthesis", 2nd edition, Pearson, 2003
- 4. Enoch O.Hwang, "Digital Logic and Microprocessor Design with VHDL", 1st edition, Nelson Engineering, 2007

# **References:**

- 1. Michael John Sebastian Smith, "Application-Specific Integrated Circuits", 1st edition, Pearson, 2002
- 2. Charles H. Roth, "Fundamentals of Logic Design", 5th edition, Cengage Learning, 2004
- 3. Randy H.Katz, Gaetano Borriello, "Contemporary Logic Design", 2nd edition, Prentice Hall of India Learning, 2009

# 8 Hours

# 9 Hours

**12 Hours** 

# 9 Hours

# EDT707: ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY IN SYSTEM

# L T P C 3 1 0 4

# Module I

**Fundamentals and Requirements**: Introduction to EMC - EMC problem classifications - Physical and electrical dimensions of components - Common EMC units - Transmission line theory - EMC signal sources EMC standards - Conducted emissions standards and testing - Radiated emissions standards and testing - Antenna factor - Regulations: FCC and CISPR

# Module II

**Component Behaviour**: Low frequency circuit approximations - Internal impedance of round wires - High frequency wire resistance approximation - External inductance, capacitance and conductance of parallel wires, coaxial conductors and PCB structures – Non ideal behaviour of resistors, capacitors and inductors - Noise suppression with capacitors and inductors - Common mode and differential mode currents - Ferrites and common mode chokes – Digital Circuit Devices

9 Hours

**Module III** 9 Hours Signal Spectra and Radiated Emission & Suceptibility: Signal classifications - Periodic signals as series expansions of orthogonal basis functions - Fourier series - Signal spectra - Efficient techniques for the determination of Fourier series coefficients - Fourier expansions of piecewise linear periodic signals - Approximate spectra of digital circuit clock waveforms - Aperiodic signals - Fourier transforms - Linear systems response to periodic and aperiodic signals Emission models for wires and PCB lands - Signal spectra and the spectra of resulting

radiated emissions - Measured spectra and the effect of antenna factor

# Module IV

9 Hours

**Crosstalk, Shielding and EMC/EMI Modelling**: Crosstalk on three-conductor transmission lines – Multi-conductor transmission line per-unit-length parameters - Electrically short, weakly-coupled three-conductor line - Common-impedance coupling - Time-domain crosstalk Far-field shielding effectiveness - Near-field shielding effectiveness EMC/EMI Computational Modelling: Importance of modelling – FDTD and Methods of Moments Techniques.

# Module V

# 9 Hours

**EMC Design of PCBs and Electro Static Discharge**: PCB: Board Stack-up Issues – Component Placement – Isolation. Electro Static Discharge (ESD): Dielectric Breakdown – Static Charge Generation – Human Body Model – Static Discharge – ESD Protection

# **Text Books:**

- 1. Clayton R. Paul, "Introduction to Electromagnetic Compatibility", 2nd. Ed., John Wiley & Sons, 2006.
- 2. Henry W Ott, "Noise Reduction Techniques in Electronic Systems", John Wiley & Sons, 2<sup>nd</sup> Edition., 1988.
- 3. Bruce R Archambeault, "PCB Design for Real-World Emi Control", Springer Science + Business Media, LLC, 2002

# **EDT709: ADVANCED EMBEDDED SYSTEMS DESIGN**

# Module I

**Introduction and Review of Embedded Hardware**: Terminology - Gates - Timing diagram -Memory - Microprocessor buses - Direct memory access Interrupts – Built interrupts - Interrupts basis - Shared data problems - Interrupt latency – Embedded system evolution trends -Round robin- Round robin with interrupt function Rescheduling architecture - algorithm.

# Module II

**Real Time Operating System**: Task and Task states - Task and data - Semaphore and shared data operating system services - Message queues timing functions - Events - Memory management - Interrupt routines in an RTOS environment - Basic design using RTOS.

# **Module III**

Advanced Processors/Controllers: Introduction to ARM CPU Architecture, Programmers Model for ARM CPU, Operating Modes, Instruction set, ARM Exception Handling, Pipelining, Comparative Study of ARM cores – ARMv4 to ARM Cortex

# Module IV

**Embedded Hardware, Software And Peripherals**: Peripheral-Processor Interfacing Concepts - Review of Peripheral Interface protocols - SPI, I2C, UART and One-wire with case studies of interface with Sensors, Radio and ADCs. Hardware Timers and Interrupt handling, Interrupt service routines. Software Development environment.

# Module V

**Memory and Interfacing**: Memory: Memory write ability and storage performance - Memory types - composing memory- Advance RAM interfacing communication basic - Microprocessor interfacing I/O addressing Interrupts - Direct memory access – Arbitration multilevel bus architecture - Serial protocol, Parallel protocols - Wireless protocols - Digital camera example.

# **Text Books**

- 1. David. E. Simon, "An Embedded Software Primer", Pearson Education, 2001.
- 2. Raj Kamal, "Embedded Systems- Architecture, Programming and Design" Tata McGraw Hill, 2006.
- 3. Andrew N Sloss, "ARM System Developers Guide", Elsevier, 2013

# References

- 1. Frank Vahid and Tony Gwargie, "Embedded System Design", John Wiley & sons, 2002.
- 2. Steve Heath, "Embedded System Design", Elsevier, Second Edition, 2004.
- 3. Tammy Noergaard, "Embedded System Architecture, A comprehensive Guide for Engineers and Programmers", Elsevier, 2006
- 4. Michael Barr, "Programming Embedded Systems in C and C++", O'Reilly, 1999.

# 10 Hours

# 9 Hours

9 Hours

# 9 Hours

# 3 0 3 5 8 Hours

LTPC

# **EDT741: DESIGN OF LOW POWER CIRCUITS**

# Module I

Basics of MOS circuits: MOS Transistor structure and device modeling, MOS Inverters, MOS Combinational Circuits - Different Logic Families

# Module II

Sources of Power dissipation: Dynamic Power Dissipation -Short Circuit Power, Switching Power, Gliching Power. Static Power Dissipation, Degrees of Freedom

# Module III

Supply Voltage Scaling Approaches: Device feature size scaling , Multi-Vdd Circuits, Architectural level approaches: Parallelism, Pipelining, Voltage scaling using high-level transformations, Dynamic voltage scaling, Power Management.

# **Module IV**

Switched Capacitance Minimization Approaches: Hardware Software Tradeoff, Bus Encoding , Two's complement Vs Sign Magnitude, Architectural optimization, Clock Gating, Logic styles

# **Module V**

Leakage Power minimization Approaches: Variable-threshold-voltage CMOS (VTCMOS) approach Multi-threshold-voltage CMOS (MTCMOS) approach , Power gating, approach (DTCMOS). Adiabatic Switching , Dual-Vt assignment Transistor stacking Circuits, Battery-aware Synthesis, Variation tolerant design, CAD tools for low power synthesis

# **Text Books:**

- 1. Sung Mo Kang, Yusuf Leblebici, CMOS Digital Integrated Circuits, Tata Mcgraw Hill.,2003
- 2. Neil H. E. Weste and K. Eshraghian, Principles of CMOS VLSI Design, 2nd Edition, Addison Wesley (Indian reprint), 1993
- 3. A. Bellamour, and M. I. Elmasri, Low Power VLSI CMOS Circuit Design, Kluwer Academic Press, 1995.
- 4. Anantha P. Chandrakasan and Robert W. Brodersen, Low Power Digital CMOS Design, Kluwer Academic Publishers, 1995.

# **References:**

1. Kaushik Roy and Sharat C. Prasad, Low-Power CMOS VLSI Design, Wiley-Interscience, 2000.

LTPC 3 0 3 5

# 9 Hours

9 Hours

# 9 Hours

# 9 Hours

# **EDT743: SEMICONDUCTOR DEVICE MODELING AND SIMULATION**

# Module I

**PN Junction Diode and Schottky Diode**: DC Current- Voltage Characteristics, Static Model, Large- Signal Model, Small- Signal Model, Schottky Diode and its implementation in SPICE2, Temperature and Area Effects on the Diode Model Parameters, SPICE3 Models, HSPICE Models, PSPICE Models

# Module II

**Bipolar Junction Transistor (BJT):** Transistor Conversions and Symbols, Ebers-Moll Static Model, Ebers-Moll Large- Signal Model, Ebers-Moll Small- Signal Model, Gummel-Poon Static Model, Gummel-Poon Large- Signal Model, Gummel-Poon Small- Signal Model, Temperature and Area Effects on the BJT Model Parameters, Power BJT Model, SPICE3 Models, HSPICE Models, PSPICE Models

# Module III

**MOS Transistor(MOST) Theory**: Introduction, Long-Channel I-V Characteristics, C-V Characteristics, Non-ideal I-V Effects, DC Transfer Characteristics

# Module IV

**MOS Transistor Models**: LEVEL 1 Static Model, LEVEL 2 Static Model, LEVEL 1 and LEVEL 2 Large-Signal Model, LEVEL 3 Static Model, LEVEL 3 Large-Signal Model, Comments on the Three Models, The Effects of Series Resistances, Small-Signal Models, The Effect on Temperature on the MOST Model Parameters, BSIM1 Model, BSIM2 Model, SPICE3 Models, HSPICE Models, PSPICE Models

# Module V

**MOS Transistor Parameter Measurements**: LEVEL1 Model Parameters, LEVEL2 Model (Long-Channel) Parameters, LEVEL2 Model (Short- Channel) Parameters, LEVEL3 Model Parameters, Measurements of Capacitance, BSIM Model Parameter Extraction

# **Text Books:**

- 1. Giuseppe, Massobrio, "Semiconductor Device Modeling with SPICE", 2nd edition, Tata McGraw Hill
- 2. Yannis P.Tsividis, Colin McAndrew, "Operation and Modeling of the Mos Transistor", Oxford University Press, 2011

# **References:**

- 1. B. G. Streetman and S. Banerjee, "Solid State Electronic Devices", 6th edition, Prentice Hall of India Learning, 2015
- 2. S. M. Sze, "Semiconductor Devices: Physics and Technology", 2nd edition, Wiley India Pvt Ltd, 2008
- 3. Michael Shur, "Physics of Semiconductor Devices", 3rd edition, Wiley India Pvt Ltd, 1990
- 4. Nandita Das Gupta and Amitava Das Gupta "Semiconductor Devices", 1st edition, Prentice Hall of India Learning Private Limited, 2004
- 5. Karl Hess, "Advanced Theory of Semiconductor Devices", New edition, IEEE Computer Society Press, 2000.

# 9 Hours

L T P C 3 0 3 5

# 6 Hours

**11 Hours** 

# **10 Hours**

# **EDT745: RF SYSTEMS DESIGN**

9 Hours

9 Hours

# Module I

**CMOS physics, transceiver specifications and architectures** CMOS: Introduction to MOSFET Physics – Noise: Thermal, shot, flicker, popcorn noise Transceiver Specifications: Two port Noise theory, Noise Figure, THD, IP2, IP3, Sensitivity, SFDR, Phase noise - Specification distribution over a communication link Transceiver Architectures: Receiver: Homodyne, Heterodyne, Image reject, Low IF Architectures – Transmitter: Direct up conversion, Two step up conversion, Printed antennas.

# Module II

**Impedance matching and amplifiers** S-parameters with Smith chart – Passive IC components - Impedance matching networks Amplifiers: Common Gate, Common Source Amplifiers – OC Time constants in bandwidth estimation and enhancement – High frequency amplifier design Low Noise Amplifiers: Power match and Noise match – Single ended and Differential LNAs – Terminated with Resistors and Source Degeneration LNAs.

# Module III

**Feedback systems and power amplifiers** Feedback Systems: Stability of feedback systems: Gain and phase margin, Root locus techniques – Time and Frequency domain considerations – Compensation Power Amplifiers: General model – Class A, AB, B, C, D, E and F amplifiers – linearization Techniques – Efficiency boosting techniques – ACPR metric – Design considerations

# Module IV

**PLL and frequency synthesizers** PLL: Liberalized Model – Noise properties – Phase detectors – Loop filters and Charge pumps Frequency Synthesizers: Integer-N frequency synthesizers – Direct Digital Frequency synthesizers

# Module V

**Mixers and oscillators** Mixer: characteristics – Non-linear based mixers: Quadratic mixers – Multiplier based mixers: Single balanced and double balanced mixers – sub-sampling mixers Oscillators: Describing Functions, Colpitts oscillators – Resonators – Tuned Oscillators – Negative resistance oscillators – Phase noise

# Text Books: -

- 1. T.Lee, "Design of CMOS RF Integrated Circuits", Cambridge, 2004.
- 2. B.Razavi, "Design of Analog CMOS Integrated Circuits", McGraw Hill, 2001
- 3. DebatoshGuha, Yahia M MAntar, "Microstrip and Printed Antennas: New Trends, Techniques and Applications" Wiley, 2011

# **References:**

- 1. Paul R. Gray, Paul J. Hurst, Stephen H. Lewis, Robert G. Meyer, "Analysis and Design of Integrated Circuits", 4th Ed., Wiley, 2001.
- 2. B.Razavi, "RF Microelectronics", Pearson Education, 1997
- 3. Jan Crols, Michiel Steyaert, "CMOS Wireless Transceiver Design", Kluwer Academic Publishers, 1997
- 4. Rod Waterhouse, "Printed Antennas for Wireless Communications", Wiley, 2007

# 9 Hours

9 Hours

# **EDT721: ELECTRONICS DESIGN LAB**

# **Tools and Equipment needed:**

Hand held Digital Multimeter (AC/DC Range : 500µA to 10A, 50 mV to 100V), Analog Oscilloscope(0-20MHz, 2-Channels), Mixed Signal Oscilloscope(0-1GHz, 16 channels), Digital Oscilloscope(0-100MHz, 4-Channels, upto 2Gs/S Sample rate), Function Generator (0-80MHz, sine and square waveforms, 64 K point arbitrary waveforms), Pulse Generator(0-10MHz, Squarewave, double pulse & delayed pulse modes), DC power supply(0 to +30V, 0 to 5A), Prototyping Board(Microcontroller and FPGA based boards), PCB Design Tools- CADSTAR, Cadence Allegro etc, ESD Safe Lab Table and chairs with mats and equipment, Soldering and de-soldering equipment and tools with consumables, Various Heat sinks, Cooling fans for electronic equipment.

# Lab Experiments:

# 1. PCB Design

- 1. Artwork & printing of a simple PCB, Double Sided PCB
- 2. Etching & drilling of PCB
- 3. PCB Design with Design rules using CAD packages
- 4. Mounting and soldering of component with protection of ESD
- 5. Testing of regulated power supply fabricated
- 6. Design of Heat-sink with cooling system
- 7. Wire-harnessing and case study of Wire-harness in SMPS and dual power supplies
- 8. Fabricate and test the audio amplifier circuit, music system by using above power supply

# 2. DC and AC Measurements:

- 1. To get familiar with use of Digital Multimeter, DC power supplies, oscilloscope, function generator and pulse generator.
- 2. To measure different time varying electrical signals with respect to : DC and AC voltages, Frequency, Phase, Time constant of RC circuit, Amplitude and phase shift responses of low pass and high pass RC filter using the necessary equipment and prototyping boards.

# 3. Optoelectronics:

To get familiar with the use of Light Emitting Diodes (LEDs), LASER diodes, light sensors (Photo diodes, Photo transistors) with the aid of different equipment such as Digital Oscilloscope, Pulse Generator, DC power supply and prototyping board.

# 4. Electronic System Issues:

Cabling of Electronic Systems:

Capacitive coupling, effect of shield on capacitive coupling, inductive coupling, effect of shield on inductive coupling, effect of shield on magnetic coupling, magnetic coupling between shield and inner conductor, shielding to prevent magnetic radiation, shielding a receptor against magnetic fields, coaxial cable versus shielded twisted pair, ribbon cables.

Grounding of Electronic Systems: Safety grounds, signal grounds, single-point ground systems, multipoint-point ground systems, hybrid grounds, functional ground layout, practical low frequency grounding, hardware grounds, grounding of cable shields, ground loops, shield grounding at high frequencies.

Protection against Electro-Static Discharges (ESD):

Static generation, human body model, static discharge, ESD protection in equipment design, software and ESD protection, ESD versus EMC.

Cooling in/of Electronic System: Heat transfer, approach to thermal management, mechanisms for cooling, operating range, basic thermal calculations, cooling choices, heat sink selection.

# LTPC

# 0 0 4 2

# (30 Hrs.)

(9 Hrs.)

# (12 Hrs.)

(9 Hrs.)

# **Text Books**

- 1. Kim R.Fowler, "Electronic Instrument Design", 1st edition, Oxford University Press
- 2. Henry W.Ott, "Noise Reduction Techniques in Electronic Systems", 2nd edition, John Wiley & Sons.
- 3. John F. Wakerly, "Digital Design Principles & Practices", 3rd edition, Prentice Hall International
- 4. Robert F.Coughlin, "Operational Amplifiers and linear integrated circuits", 3rd edition, Prentice Hall International

# References

- 1. W Bosshart, "Printed Circuit Boards Design & Technology", 1st edition, Tata McGraw Hill
- 2. Benefits and issues on migration of 5-volt and 3.3 volt logic to lower voltage supplies; Application note SDAA011A@ http://www.Ti.com
- 3. PCB Design Guidelines For Reduced EMI; Application note SZZA009@http://www.ti.com

# **EDT723: ANALOG CIRCUIT DESIGN LAB**

# **Tools to be Used:**

LTSPICE, Electric EDA tool, CADENCE: virtuoso Analog Design Environment, layout suite, virtuoso assura, spectre circuit simulation, Matlab/ Simulink.

### 1. Spice Analysis of Basic circuits -

- 1. Layout and simulating the I-V curves of PMOS nad NMOS devices.
- 2. Design, Layout and Simulation of CMOS inverter.
- 3. Design, Layout and Simulation of CMOS NAND gate.
- 4. Design, Layout and Simulation of Ring Oscillator.

### 2. Case studies on spice Analysis of MOS amplifiers -

- 1. Estimation of small signal voltage gain and frequency plot of Common Source Amplifier.
- 2. Estimation of small signal voltage gain and frequency plot of Common Drain Amplifier/Source Follower.
- 3. Estimation of small signal voltage gain and frequency plot of Common Gate Amplifier.
- 4. Estimation of small signal voltage gain and frequency plot of Common Source Amplifier with source degeneration.
- 5. Estimation of small signal voltage gain and frequency plot of Common Source Amplifier with compensation network.
- 6. Estimation of small signal voltage gain and frequency plot of Cascode Amplifier.
- 7. Estimation of small signal voltage gain and frequency plot of basic Differential Amplifier.

#### 3. Case studies on design of Current mirrors and Band-Gap reference circuits-5 hrs

- 1. Simulation and analysis of a basic Current mirror circuit.
- 2. Simulation and analysis of Wilson current mirror circuit.
- 3. Simulation and analysis of a bipolar current mirror circuit.
- 4. Simulation and analysis of a CMOS Band-gap reference circuit.

### 4. Case studies on spice Analysis of Operational Amplifiers-

- 1. Design, Frequency plot and analysis of a single stage op-amp.
- 2. Design, Frequency plot and analysis of a two stage op-amp.
- 3. Design, Frequency plot and analysis of a two stage op-amp with compensation network.

### 5. Case studies on spice Analysis of Advanced current mirrors and Operational Amplifiers-15 hrs

- 1. Simulation and analysis of a wide swing current mirror circuit.
- 2. Simulation and analysis of a enhanced output impedance current mirror circuit.
- 3. Simulation and analysis of a wide swing current mirror circuit with enhanced output impedance.
- 4. Design, Frequency plot and analysis of a folded cascode op-amp.
- 5. Design, Frequency plot and analysis of a current mirror op-amp.
- 6. Design, Frequency plot and analysis of fully differential op-amp.
- 7. Design, Simulation and analysis of common mode feedback circuit(CMFB).
- 8. Design, Frequency plot and analysis of current feedback op-amp.

#### 6. Case studies on design of Comparators, Sample and Hold circuits, Switched capacitor circuits, 20 hrs etc-

- Design, Simulation and analysis of a basic comparator. 1.
- Design, Simulation and analysis of a high speed comparator(latched comparator). 2.
- 3. Design, Simulation and analysis of an open loop track and hold using MOS technology.
- Design, Simulation and analysis of Sample and Hold circuit with clock feedthrough circuitry. 4.
- Design, Simulation and analysis of basic switched capacitor circuit. 5.
- Design, Simulation and analysis of discrete time integrator circuits (parasitic sensitive and insensitive). 6.
- Design, Simulation and analysis of first order RC filter circuit. 7.
- Design, Simulation and analysis of low Q and high Q biquad filters. 8.
- Design, Simulation and analysis of first order Gm-C filter circuit. 9.

# 0 0 4 2

LTPC

5 hrs

10 hrs

#### 5 hrs

# **EDT702: INDUSTRIAL DESIGN OF ELECTRONIC PRODUCTS**

# LTPC 3 0 3 5

# **12 Hours**

9 Hours

**10 Hours** 

Introduction to Industrial Design: Introduction to the course, role of ID in the domain of industry, product innovation, Designer's philosophy and role in product design, What is good design. Product Design Methodology: User Centered Design methods, Systems Approach, Electronic Product Design and Development Methodology, Design Thinking, Creativity and Innovation. Introduction to Sustainable Design. Design Case Studies.

# **Module II**

Module I

Deconstructing Product Design - Product Analysis. Visual Communication Techniques: Free Hand sketching and drawing techniques for concept presentation, Perspectives, and rendering techniques, colour in design, Engineering drawing practice, exploded views.

# Module III

**Design Principles:** Visual information through design principles, Figure-ground relationship, Visual information distribution, Gestalt principles, Theory of object perception, Symmetry, Asymmetry, Closure, Continuance, Unifying principles of design. Design Expressions : Mood board, Design trends, Application of design principles and product aesthetics.

# Module IV

Ergonomics: Ergonomics of electronic products and systems, Control panel design, User interface design, Human-Computer Interaction, Case studies.

# Module V

Product Engineering: Product architecture, Layout design, Structure design. Product detailing in sheet metal and plastics for ease of assembly, maintenance and aesthetics. Electronic Product Design Project - Problem Solving / Re-Design.

# **Text Books**

- Peter Z., "German Design Standard Vol 2", Reddot, 2006.
   Clarkson P.J, Coleman R. and Keates, S., "Inclusive Design, Design for the whole population", Springer Verlag Gmbh, 2003
- 3. Jordan P. W., "Designing Pleasurable Products: An Introduction to the New Human Factors." Taylor and Francis, 2002.
- 4. Otto K.and Wood K., "Product design: Techniques in Reverse Engineering and New Product development ", Prentice Hall, 2001.
- 5. Cross N. "Engineering Design Methods: Strategies for Product Design", Willey, 2000.

# **References**

- 1. Cagan J.and Vogel C. M., Creating Breakthrough Products, "Innovation from Product Planning to Program Approval". Pearson Education, 2007.
- 2. Coats D., "Watches Tell More than Time: Product Design, Information, Quest for elegance" McGraw Hill, 2002
- Norman D. A., "The design of everyday things, Basic Books, 2002.
   Chakrabarty D., "Indian Anthropometric Dimensions for Ergonomic Design Practice", NID, Ahmedabad, 1999.
- 5. Kelley T. and Littman J. "The Art of Innovation: Lessons in Creativity from Ideo, America's Leading Design Firm, Doubleday", Ver: 4 November 2011 MI -PDN2524, 2001.

# 9 Hours

6. E.J. Mc Cormic, Human factors in engineering design, McGraw Hill, 1976

# Journals

- 1. Behaviour& Information Technology, Taylor & Francis
- 2. The Journal of Sustainable Product Design, Publisher: Springer
- 3. International Journal of Design; College of Design, National Taiwan University of Science and Technology, Taiwan.
- 4. Virtual & Physical Prototyping, Taylor & Francis

# Magazines

- 1. 3) ID
- 2. 4) Form

# **Internet Sites**

- 1. http://www.ulrich-eppinger.net/
- 2. http://www.npd-solutions.com
- 3. http://www.qfdi.org
- 4. http://www.cheshirehenbury.com/rapid/

# **Electronic Product Design Lab**

- 1. Exercises on sketching and drawing, use of colors
- 2. Practice use of model making materials and processes
- 3. Practice methods and techniques of prototype making using sheet metal and plastic fabrication

# **EDT704: MEMS AND APPLICATIONS**

# Module I

**Overview of MEMS and Microsystems:** MEMS and Microsystems, Typical MEMS and Micro-system Products, Evolution of Micro-fabrication, Microsystems and Microelectronics, Microsystems and Miniaturization

# Module II

**Working Principles of MEMS:** Micro-sensors, Micro-actuation, MEMS with Microactuators, Micro-accelerometers, Micro-fluidics, MEMS for Thermal Sensors

# Module III

**MEMS Fabrication Processes** Photo-lithography, Ion Implantation, Diffusion, Oxidation, Chemical Vapor Deposition, Physical Vapour Deposition—Sputtering, Deposition by Epitaxy, Etching, Summary of Micro-fabrication, Overview of Micro-manufacturing, Bulk Micro-manufacturing, Surface Micro-machining, The LIGA Process

# Module IV

**MEMS Packaging:** Overview of Mechanical Packaging of Microelectronics, Microsystem Packaging, Interfaces in Micro-system Packaging, Essential Packaging Technologies, Three-Dimensional Packaging, Assembly of MEMS, Selection of Packaging Materials, Signal Mapping and Transduction, Design Case: Pressure Sensor Packaging

# Module V

**Applications of MEMS:** Applications of MEMS in the Automotive Industry and Industrial Products. Case Studies of usage of MEMS Accelerometer, Proximity Sensor and Thermal Sensor

# **Text Books:**

- 1. Tai-Ran Hsu, "MEMS and Microsystems: Design and Manufacture", Wiley, 2008.
- 2. N. Maluf, "An Introduction To Microelectromechanical Systems Engineering", 2nd Ed, Artech House, Inc, 2004.

# **References:**

- 1. Gregory Kovacs, "Micromachined Transducers Sourcebook", WCB McGraw-Hill, Boston, 1998.
- 2. S. Senturia, "Microsystem Design", Springer, 2001
- 3. M.-H. Bao, "Micromechanical Transducers: Pressure sensors, accelrometers, and gyroscopes", Elsevier, New York, 2000
- 4. J. Allen, "Micro Electro Mechanical System Design", CRC, 2005
- 5. M.J. Madou, "Fundamentals of Microfabrication", 3rd Ed, CRC, 2011
- 6. V.K. Varadan, "Microstereolithography and other fabrication techniques for 3D MEMS", Wiley, 2001.
- 7. Wolfgang Menz, "Microsytem technology", Weinheim, Wiley-VCH, 2001
- 8. Gabriel M. Rebeiz Hoboken, "RF MEMS: theory, design and technology", Wiley, 2003

### 8 Hours

**5** Hours

### **10 Hours**

**12 Hours** 

# **10 Hours**

# L T P C 3 0 0 3

# **EDT706: DESIGN FOR QUALITY AND RELIABILITY**

# Module I

Introduction and Process Control for Variables: Introduction, definition of quality, basic concept of quality, definition of SQC, benefits and limitation of SQC, Quality assurance, Quality cost-Variation in process- factors - process capability- process capability studies and simple problems – Theory of control chart- uses of control chart – Control chart for variables - X chart, R chart and s chart.

# **Module II**

Process Control for Attributes: Control chart for attributes -control chart for proportion or fraction defectives – p chart and np chart – control chart for defects – C and U charts, State of control and process out of control identification in charts.

# **Module III**

Acceptance Sampling: Lot by lot sampling – types – probability of acceptance in single, double, multiple sampling techniques – O.C. curves – producer's Risk and consumer's Risk. AQL, LTPD, AOQL concepts- standard sampling plans for AQL and LTPD- uses of standard sampling plans.

# Module IV

Life Testing – Reliability: Life testing – Objective – failure data analysis, Mean failure rate, mean time to failure, mean time between failure, hazard rate, system reliability, series, parallel and mixed configuration - simple problems. Maintainability and availability simple problems. Acceptance sampling based on reliability test - O.C Curves.

# Module V

Quality and Reliability: Reliability improvements - techniques- use of Pareto analysis design for reliability - redundancy unit and standby redundancy - failure and survival probability; hazard rate, conditional probability and multiplication rules, component and system reliability and its prediction; failure mode and fault tree analysis, reliability testing . Optimization in reliability - Product design - Product analysis - Product development -Product life cycles.

# **Text Books**

- 1. Grant, Eugene. L, "Statistical Quality Control", McGraw-Hill, 1996
- 2. L.S.Srinath, "Reliability Engineering" Affiliated East west press, 1991
- 3. R.C.Gupta, "Statistical Quality control", Khanna Publishers, 1997
- 4. Besterfield D.H., "Quality Control", Prentice Hall, 1993
- 5. Sharma S.C., "Inspection Quality Control and Reliability", Khanna Publishers, 1998
- 6. Connor, P.D.T.O., "Practical Reliability Engineering", John Wiley, 1993
- 7. Montgomery, D.C., "Introduction to Statistical Quality Control", 5th edition, John Wiley & Sons, 2005.
- 8. Garvin, D.A, "Managing Quality: Strategic and Competitive Edge", The Free Press, 1989.
- 9. K C Jain and A K Chitale, Quality Assurance and Total Quality Management, Khanna Publishers, 2001.
- 10. M. Mahajan, Statistical Quality Control, Dhanpat Rai & Co. (P) Ltd.
- 11. B. L. Hanson & P. M. Ghare, Quality Control & Application, Prentice Hall of India, 1987.

### 9 Hours

LTPC 3003

# 9 Hours

9 Hours

9 Hours

- 12. Total Quality Management , Dale H. Besterfield, Carol Besterfield-Michna, Glen H. Besterfield and Mary Besterfield-Sacre, Pearson Education, 2011
- 13. S. Kumar, Total Quality Management, Laxmi Publication Pvt. Ltd., 2006
- 14. Srinath L. S., Reliability Engineering, Affiliated East West Press, 2002
- 15. K C Arora, Total Quality Management, S K Kataria& Sons, 2009
- 16. Eugene L. Grant and Richard S. Leavenworth, Statistical Quality Control, Tata McGraw-Hill Publishing Company Ltd., 1999.
- 17. Poornima M. Charantimath, Total Quality Management, Pearstoneducation Pvt. Ltd, 2005
- 18. N. Logothetis, Managing for Total Quality, Prentice Hall of India Pvt. Ltd., 1992.
- 19. John M. Nicholas, Competitive Manufacturing Management, Mcgraw Hill, 2001.
- 20. Barrie G. Dole, Managing Quality, Blackwell publishing, 2002.
- 21. Samunel K Ho, Total Quality Management, An integrated approach, Crest Publishing House, 1999.
- 22. I. R. Miller, J. E. Freund & R. Johnson, Probability and statistics for Engineers, Prentice Hall of India, 2017
- 23. P. A. Tobias, D. C. Trindade, "Applied Reliability," 3rd Edition, Chapman and Hall/CRC, 2011

## **Other Books**

- 24. W. Q. Meeker and Luis A. Escobar, "Statistical Methods for Reliability Data" Wiley-Interscience, 1998
- 25. W. Nelson, "Applied Life Data Analysis" Wiley, New York, 1982.
- 26. W. Nelson, "Accelerated Testing," Wiley, New York, 1990.

### Links

- 1. International Technology Roadmap for Semiconductors JEDEC Sematech
- 2. NIST Engineering Statistics Handbook.

### **Reference Books:**

- 1. Weibull, Waloddi, "A Statistical Distribution of Wide Applicability", Journal of Applied Mechanics, 1951 pp. 293-297.
- P. Nigh, W.Needham, K. M. Butler, P. C. Maxwell, R. C. Aitken, "An Experimental Study Comparing the Relative Effectiveness of Functional Scan, Iddq, and Delay Fault Testing," 15th IEEE VLSI Test Symposium 1997, pp 459-464.

# **EDT742: IC MANUFACTURING**

# 3 1 0 4

LTPC

# Module I

**Fundamentals of Manufacturing:** Production systems, automation principles and its strategies; Manufacturing industries; Types of production function in manufacturing.

# Module II

**Semiconductor technology:** Wafer process, NMOS, CMOS technology, acceptable regions, process disturbances, experimental planning and project evaluation. Introduction to physical simulation and TCAD. Basic semiconductor processing steps such as implantation, diffusion, oxidation. Design of experiment and wafer split, Process simulation and BJT and CMOS process flow

# Module III

**Functional Yield:** Yield economics, manufacture and design strategies. Binomial, Poisson yield models, defect density, redundancy, Layout defect-sensitivity: Spot defects and their size distributions, Probabilistic analysis, susceptible sites, single-layer critical areas, yield prediction based on critical area extraction

# Module IV

**Layout Driven fault analysis:** Technology and defect semantics, defect-fault relationship, multiple –layer critical areas, realistic fault extraction

# Module V

### 9 Hours

**Virtual Device Simulation:** Device physical models. Numerical algorithms and solutions. Device simulation and electrical characterization. Device structural and electrical parameters. Visualization of device physical operation. Integration Module: Virtual Process Integration Device/process target-variable relations. Technology optimization through process variation. Device performance optimization and trade-offs.

# **Text Books:**

- 1. S.M.Sze Streetman," VLSI Technology", McGraw Hill Publications, 2003.
- 2. C.Y. Chang and S.M. Sze (Ed), "ULSI Technology", McGraw-Hill Companies Inc., 1996.
- 3. S.K.Gandhi, "VLSI fabrication Principles" ,John Wiley Inc., New York, 1983.
- 4. Sorab K. Gandhi, "The Theory and Practice of Microelectronics", John Wiley & Sons, 1968.

# **References:**

- 1. B.G Streetman, "VLSI Technology", Prentice Hall, 1990.
- A.S Grove, "Physics and Technology of semiconductor devices", John Wiley & Sons, 1967
- 3. J Talavage and R.G. Hannam, Flexible Manufacturing Systems in Practice, Marcell Decker, 1987.
- 4. Pandley P.S., Shah. N."Modern Manufacturing Processes", 1980.
- 5. Marc J. Madou, Fundamentals of Micro- fabrication: The Science of Miniaturization, Second Edition, CRC Press, 2006

#### **9 Hours** es and i

9 Hours

9 Hours

#### 9 Hours relationsh

# EDT744: ADVANCED DIGITAL SIGNAL PROCESSING

### L T P C 3 10 4

# Module I

Digital Processing of Continuous Signals, Discrete time Signals and Systems, Characterization of Discrete LTI Systems, Correlation of Signals and Random Signals. Continuous Time Fourier Transform, Discrete Time Fourier Transform, Fourier Series, Discrete Fourier Transform, Fast Fourier Transform. Z transforms, Calculation of frequency and Phase response. Digital Filters, recursive and non-recursive filters, order and co-efficients of digital filter, stability, transfer function. Realization of IIR and FIR filters, Filter design, Design of Lowpass, Highpass, Bandpass and Bandstop IIR and FIR Filters.

### Module II

Concepts of Multirate Digital Signal Processing, Design of practical sampling rate converters, Implementation of sampling rate converters - decimators, Implementation of interpolators, Sample rate conversion using poly-phase filter structure.

Application examples: High quality Analog to Digital conversion for Digital Audio, Efficient Digital to Analog conversion in compact hi-fi systems, Application in the acquisition of High- Quality data, Multirate narrowband digital filtering, High resolution narrowband spectral analysis.

# Module III

Introduction and evolution of Digital Signal Processors, Computer Architecture of DSP – Harvard and Modified Harvard Architecture, VLIW, Super scalar, pipelining, Multiplier and Accumulator (MAC), Special Instructions, On-Chip memory Cache, Special Purpose DSP Hardware, Fixed and Floating point Digital Signal Processors. DSP System Design – Algorithm Development, Selection of DSP Hardware, Software development, Software Development tools.

# Module IV

Case Study of a Fixed Point Digital Signal Processor (TMS320C55xx) – Architecture, overview, On-chip memory, memory mapped registers, Buses, peripherals, addressing modes, Assembly language, Mixed C and Assembly language programming.

### Module V

Implementation of Algorithms on Digital Signal Processors (TMS320C55xx): FIR Digital Filtering, IIR Digital Filtering, FFT Processing, Adaptive Filtering. DSP Applications: Adaptive removal of Ocular Artefacts from human EEGs, Equalization of digital audio signals.

# **Text Books:**

- 1. S.K. Mitra, "Digital Signal Processing: A Computer Based Approach", 4th edition, Mcgraw-Hill Education, 2013
- 2. Emmanuel C.Ifeachor and Barrie W. Jervis, "Digital Signal Processing: A Practical Approach", 2nd edition, Prentice Hall, 2001

# 9 Hours

9 Hours

# 9 Hours

9 Hours

### 9 Hours

# \_ \_

# **References:**

- 1. John G. Proakis, Dimitris G Manolakis, "Digital Signal Processing: Principles, Algorithms and Applications", 4th edition, Pearson Education, 2007
- 2. Ashok Ambardar, "Digital Signal Processing: A Modern Introduction, 1st edition, Nelson Engineering, 2007
- 3. Steven W.Smith, "The Scientist and Engineer's Guide to Digital Signal Processing, 1st edition, California Technical Publication, 1998
- 4. B. Venkataramani, M. Bhaskar, "Digital Signal Processors: Architecture, Programming and Applications, 2nd edition, Tata Mc graw-Hill Education Private Limited, 2011.
- 5. CPU reference guide, Mnemonics and Instruction set reference guide
- 6. NPTEL video lecture on Digital Signal Processing: http://nptel.ac.in/courses/117102060/

# **EDT746: MIXED SIGNAL DESIGN**

# LTPC 3 1 0 4

# Module I

Introduction to A/D and D/A conversion: Analog and discrete-time signal processing, introduction to sampling theory, quantization, quantization noise, aliasing and reconstruction filtering. Sample and Hold characteristics, DAC and ADC specifications

# Module II

Analog and Digital Filters: Analog continuous-time filters: passive and active filters Basics of analog discrete-time filters and Z-transform Switched-capacitor filters, Nonidealities in switched-capacitor filters. Switched- capacitor filter architectures, Switched-capacitor filter applications

# Module III

Analog to digital converters (ADC): Basics of data converters. Nyquist rate A/D converters, Successive approximation ADCs, Dual slope ADCs, Flash ADC, Pipeline ADC, Hybrid ADC structures., Two step ADC, Interpolating ADC, Folding ADC, Time Interleaved ADC, High-resolution ADC

# Module IV

Digital to analog converters (DAC): Nyquist rate D/A converters, Decoder based converters, Binary scaled converters, R-2R ladder networks, Thermometer code converters, Hybrid converters, current steering, charge scaling DACS, pipelined DACs, Oversampling Converters.

# Module V

Interconnects and PLL: Interconnects and data transmission., Voltage-mode signaling and data transmission., Current-mode signaling and data transmission., Basics of PLL., Analog PLL, Digital PLL, Delay locked loops, PLLs with charge pump, phase comparators, Dynamics of PLL.

# **Text Books**

- 1. R. Jacob Baker, "CMOS Mixed-Signal Circuit Design", Wiley India, IEEE press, reprint2008.
- 2. David A. Johns and Ken Martin, "Analog Integrated Circuit Design", 2nd edition, Oxford University Press, 2010.

# References

- 1. Behzad Razavi, "Design of Analog CMOS Integrated Circuit" Tata-Mc GrawHill, 2002.
- 2. Phillip E.Allen, Douglas R. Holberg, "CMOS Analog Circuit Design", Second Edition, Oxford University Press, 2003.
- 3. Mikael Gustavsson, J. Jacob Wikner, Nianxiong Nick Tan, "CMOS Data Convertor for Communications", First Edition, Springer, 2010

# **10 Hours**

# **10 Hours**

# 8 Hours

8 Hours

# **EDT748: MANUFACTURING ENGINEERING**

# L T P C 3 10 4

# Module I

**Introduction:** General design principles for manufacturability , Factors influencing design, Systematic working plan for the designer, Types of problems to be solved-Possible solutions, Evaluation method, Process capability, Feature tolerances, Geometric tolerances, Assembly limits, Datum features, Tolerance stacks, Interchangeable part manufacture and selective assembly.

# Module II

**Factors Influencing Form Design:** Materials choice - Influence of basic design, mechanical loading, material, production method, size and weight on form design- form design of welded members and forgings.

# Module III

**CAD Designs:** Definition of CAD Tools, Types of system, CAD/CAM system evaluation Criteria, Graphics standards, functional areas of CAD, Modeling and viewing, software documentation, efficient use of CAD software. Wire frame modeling -Types of mathematical representation of curves, wire frame models, wire frame entities, parametric representation of synthetic curves – Hermite cubic splines, Bezier curves, B-Splines, rational curves – NURBS.

# Module IV

**Sheet Metal Fabrication:** Sheet Metal Fitting Layout & Design, bending, bending angle, Sheet Metal Fitting Fabrication, Sheet Metal Drafting & Blueprint Reading, Sheet Metal Welding, Sheet Metal Problem Solving, surface finishes, Powder coating.

# Module V

**Vacuum Forming:** Introduction to Thermoforming, General Forming Concepts, Vacuum Forming process, creating a thermoformed model using vacuum forming. **Rapid Prototyping** Rapid Product Development (RPD), Product Development Cycle, Detail design, Prototype and tooling. RAPID PROTOTYPING (RP): Principle of RP technologies and their classification of RP systems–Stereo lithography systems – Selection of RP process; Issues in RP ; Emerging trends– Direct Metal Laser Sintering (DMLS) system – Principle – process parameters – process details – Applications.

# **Text Books:**

- 1. Bralla, "Design for Manufacture Handbook", McGraw hill, 1999.
- 2. Boothroyd, G, Heartz and Nike, "Product Design for Manufacture", Marcel Dekker, 1994.
- 3. Marciniak,Z., Duncan J.L., Hu S.J., 'Mechanics of Sheet Metal Forming', Butterworth- Heinemann An Imprint of Elesevier, 2006
- 4. LlbrahimZeid "CAD/CAM Theory and Practice", Mc Graw Hill International, 1991.
- 5. Chua Chee Kai and Leong Kah Fai, "Rapid Protoyping: Principles and Applications in Manufacturing", John Wiley and Sons, 1997
- 6. Martin Helander, A guide to the ergonomics of manufacturing, East West press, 1996

# 9 Hours

# 9 Hours

# 9 Hours

# 9 Hours

# **References:**

- 1. Boothroyd, G, "Design for Assembly Automation and Product Design", New York, Marcel Dekker, 1980.
- 1. Bralla, "Design for Manufacture Handbook", McGraw hill, 1999.
- 2. Boothroyd, G, Heartz and Nike, "Product Design for Manufacture", Marcel Dekker, 1994.
- 3. Kevien Otto and Kristin Wood, "Product Design", Pearson Publication, 2004.
- 4. I.N.G. Robert Matouslk, "Engineering Design", Blackie & Sons limited, 1962.
- 5. Harry peck, "Designing forManufacture", Pitman publishing, 1973
- 6. D.E. Walsh, "Do It Yourself Vacuum Forming for the Hobbyist, Workshop Publishing", Lake Orion, MI, 2002
- 7. P.N.Rao, "CAD/CAM", Tata McGraw Hill Publications, 2010
- 8. Paul F. Jacobs, "Stereo-lithography and other RP & M Technologies": from Rapid Prototyping to Rapid Tooling, SME/ASME, 1996
- 9. D. Faux and M. J. Pratt, "Computational Geometry for Design and Manufacture", John Wiley and Sons, 1979
- 10. Pham, D.T., Dimov.S.S., "Rapid manufacturing", Springer-Verlag, London, 2001.
- 11. Altan T., Metal forming Fundamentals and applications American Society of Metals, Metals park, 2003.
- 12. E.J. McCormic, Human factors in engineering design, McGraw Hill, 1976

# EDT722: PRODUCT DESIGN PRACTICE & PROTOTYPING LAB

L T P C 0 0 4 2

# Lab Experiments

- 1. Requirement analysis
- 2. Creative Sketch model construction
- 3. Mechanical modeling
  - a. Solid state modeling
  - b. Plastic modeling
- 4. Plastic modeling with 3D printer
- 5. CAD design
- 6. Electronics Prototyping
- 7. Testing of a Prototype

# List of Equipments and Components

| Equipment/Component Name                       | Quantity |
|------------------------------------------------|----------|
| Clay Modeling Tools                            | 10       |
| CAD/CAM Tools                                  | 20       |
| Electronic Prototyping tools                   | 10       |
| 3D Printer                                     | 2        |
| Electronic Prototyping Micro-controller Boards | 10       |

# EDT792: TECHNICAL SEMINAR

L T P C 0 01 1

# EDT891: PROJECT WORK AND SEMINAR I

L T P C 0 008

# EDT892: PROJECT WORK AND SEMINAR II

L T P C 0 0 0 12